VPX004
3U OpenVPX Switch, PCIe Gen 3 with Integrated Health Management

Key Features
- Unified 1 GHz quad-core CPU for, Shelf Manager, and Fabric management
- Automatic fail-over with redundant VPX004
- 1GbE base switch with dual 100/1000/10G uplink
- Full Layer 3 managed Ethernet switch
- Non-blocking PCIe Gen 3
- PLL synthesizer for generating any clock frequency disciplined to GPS/SyncE/IEEE1588
- VITA 46 and VITA 65 compliant

Benefits
- Sophisticated clocking features enabling GPS/IEEE1588/SyncE/NTP Grand Master Clock
- Optional Virtual JTAG capability for remote programming and debugging eases FPGA code development
- VadaTech’s Scorpionware® Shelf Management Software included at no additional cost
VPX004

The VadaTech VPX004 is the most feature-rich VPX Switch with health management in the market. Its management software is based on VadaTech’s robust Carrier Manager and Shelf Manager which have been deployed for years with proven results. The MCMC manages the Power Modules, Cooling Units, and up to 12 payload modules within the chassis. It also manages the PCIe Gen3 switch and the standard GbE with 10GbE uplink Base Channel switch. The Ethernet switch is managed with an enterprise grade Layer 2 or 3 switching/routing stack which supports Synchronous Ethernet.

The VPX004 runs Linux on its centralized quad-core CPU and is fully redundant when used in conjunction with a second instance of the module. The firmware is HPM.2 compliant which allows for easy upgrades. It provides optional Master JTAG services to the payload modules via the JSM. The VPX004 has advanced clocking features including grand master clock and high-quality clock distribution/synthesis.

Figure 1: VPX004 Front View
Figure 2: VPX004 Functional Block Diagram

Figure 3: VPX004 Front Panel
Architecture

IPMI Carrier Manager, Shelf Manager and Protocol Analyzer
The VPX004 utilizes the same proven standards-compliant IPMI management stack that has been utilized successfully in our previous generation products. It supports carrier manager, shelf manager, and protocol analyzer operations to help facilitate a seamless chassis integration experience. The IPMI stack enables a rich feature set including:

- IPMI v2.0 with IPMI v1.5 compatibility
- SDR, FRU, and SEL storage interfaces (SEL stored in MRAM for high-speed/non-volatile/no-wear-out access)
- Intelligent temperature, voltage, and current sensing
- Shelf cooling policy
- Shelf activation and power management/Automatic fail-over/redundancy management
- Alarm controls
- Event notification and flexible alerting policies
- CLI, SNMP, RMCP+, HTTP, and HPI
- IPMB Protocol Analyzer GUI for use on PC
- ScorpionWare GUI system manager integration tool on PC available separately

Base Channel Ethernet Switch
The VPX004 provides as standard a GbE base channel switch. This switch is fully Layer 3 managed enabling a comprehensive enterprise-grade routing and switching feature set. It supports Synchronous Ethernet (SyncE) and IEEE1588.

Fat Pipe Fabric
The VPX004 PCIe Gen3 Switch provides:

- Speed setting for 2.5/5/8 Gbps per lane
- Virtual Switch/Multiple domain/Non-transparent port support to enable partitioning of the system with multiple root complexes
- Includes an extra internal port which enables the GPS precision time-stamping engine (accessible from an VPX root complex board)
- 192 Gbps aggregate bandwidth/non-blocking/cut-through architecture

Fabric Clock Option
The VPX004 has the capability to provide a 100 MHz HCSL PCIe Gen3-compliant fabric clock to each VPX. This option enables the recommended synchronous PCIe clocking approach within the chassis when used in combination with the PCIe fabric.

GPS and General-Purpose Clocks
The VadaTech VPX004 has the most sophisticated clocking distribution in the market to meet the most stringent requirements such as wireless infrastructure, high speed A/D, etc. The VPX004 supports the following GPS and general-purpose clocking features:

- Open VPX-compliant low-jitter/low-skew backplane routing
- Clock disciplining with arbitrary clock frequency output and holdover (Stratum-3 option) including 1PPS regeneration and holdover
- Flexible integration and synchronization between GPS, IEEE1588/SyncE, and NTP clocking enabling Grand Master clock functionality
- 'Any Frequency' high-quality clock generation/jitter cleaning for up to two user clocks
- Supports hitless automatic clock failover for improved reliability
- Optional built-in GPS receiver enables direct time/clock synchronization to the GPS satellite constellation

The VPX004 supports flexible front panel clock port ordering options:

- Two DC-coupled LVCMOS Inputs/Outputs, or two AC-coupled Sine-wave Inputs, or one of each
- Built-in GPS receiver for time/location/clock synchronization plus a DC-coupled LVCMOS Input/Output
GPS Receiver Enabled Features
The VPX004 can be ordered with a GPS Receiver option. The receiver disciplines an on-board high-quality DPLL which is phase/frequency aligned to the atomic clocks in the GPS satellite constellation. The on-board clock synthesis/jitter cleaning capability can be utilized to convert this frequency into any frequency desired while still remaining locked to the GPS atomic clocks.

When the GPS Receiver option is purchased the VPX004 has the capability to re-transmit the incoming GPS data via Ethernet to other network nodes in the Trimble TSIP binary protocol format. This GPS data is also sent out the front panel GPS RS-232 serial port in the standard NMEA format for use by external equipment. When the GPS Receiver option is purchased along with the PCIe fabric, the VPX Switch also provides a precision PCIe Timestamping Engine capability to a PCIe Root Complex on the backplane. This engine appears as a PCIe device to the VPX card and a device driver is available which will allow the VPX card to read all GPS status including position, velocity, status, etc., in addition to precision timestamps, time trigger, and time event interrupt functionalities.

IEEE1588 PTP and NTP Grand Master Clock
The VPX004 provides Ethernet time service to the chassis network on the GbE fabric port. It can be subordinate to an external PTP or NTP master server or when the GPS receiver option is purchased can act as a Grand Master clock utilizing the precision timing information provided via the GPS receiver and on-board disciplined oscillator.

Synchronous Ethernet
The VPX004 provides a Synchronous Ethernet (SyncE) on the GbE fabric port. With this feature, ports on the 1G Ethernet switch can be designated as master or slave ports and the Ethernet fabrics within the chassis can be synchronized from end-to-end with external equipment. This feature utilizes advanced telecom-grade network synchronization PLLs to provide exceptional SyncE performance.

JTAG Master/JTAG via Ethernet Virtual Probe
The VPX004 provide JTAG Master Capability to send out configuration data streams via the chassis JTAG Switch Module (JSM) to configure arbitrary JTAG Slave devices on VPX cards. Virtual Probe services are also optionally available to provide JTAG via Ethernet for Xilinx FPGAs. This allows for standard development tools such as Xilinx iMPACT/ChipScope to treat the switch/JSM combination as if it was a standard JTAG probe. This approach frees the developer from having to attach JTAG probes directly to the VPX module or JSM which can be difficult when systems are already fully assembled. It also allows for remote debugging across long distances when required without the need to install additional JTAG equipment on-site.
## Specifications

<table>
<thead>
<tr>
<th>Architecture</th>
<th>Dimensions</th>
<th>3U, 1&quot; pitch</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type</td>
<td>Controller</td>
<td>OpenVPX Switch with Health Management</td>
</tr>
</tbody>
</table>

### Standards

| VPX Type | VITA 46.x |
| VPX Type | VITA 65 OpenVPX |
| Module Management | IPMI v2.0 |
|             | HPM v1.0 |

### Configuration

| Power | Option load dependent (as the MCMC and GBE < 20 W) |
|       | On P0; VS1 =12V |

### Front Panel Interface Connectors

- Option Clocks/GPS NMEA serial data out (RJ-45)
- Two CLK IN/OUT (SMB); CLK IN becomes GPS ANT IN with GPS receiver option
- LEDs Status
- CPU RS-232 (RJ-45)
- 100/1000/10G x2 from L2/L3 Base Switch Fabric (RJ-45) and CPU 10/100 (RJ-45)

### VPX Interfaces Slot Profiles

- Rear IO: IPMI on P0; JTAG on P0
- Clocks/GPS (Optional) on P0
- PCIe Gen 3 on P1/P2
- Managed L2/L3 Switch on P2

### Software Support Operating System

- Linux

### Other

- MTBF: MIL Handbook 217-F@ TBD hrs
- Certifications: Designed to meet FCC, CE and UL certifications, where applicable
- Standards: VadaTech is certified to both the ISO9001:2000 and AS9100B:2004 standards
- Warranty: Two (2) years

### INTEGRATION SERVICES AND APPLICATION-READY PLATFORMS

VadaTech has a full ecosystem of OpenVPX, ATCA and MTCA products including chassis platforms, shelf managers, AMC modules, Switch and Payload Boards, Rear Transition Modules (RTMs), Power Modules, and more. The company also offers integration services as well as pre-configured Application-Ready Platforms. Please contact VadaTech Sales for more information.
## Ordering Options

**VPX004 – A00-DEF-GHJ**

<table>
<thead>
<tr>
<th>A = Fabric Switch (Fat Pipes)</th>
<th>D = Front Panel Clocking</th>
<th>G = Applicable Slot Profile</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 = None (GbE channel switch only)</td>
<td>0 = None</td>
<td>0 = 5HP</td>
</tr>
<tr>
<td>1 = PCIe Gen 3</td>
<td>1 = Dual LVCMOS Clock In/Out</td>
<td>1 = Reserved</td>
</tr>
<tr>
<td>2 = Sine Wave In + LVCMOS In/Out</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 = Built-in GPS receiver + LVCMOS In/Out</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 = Dual Sine Wave In</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 = GPS receiver + Sine Wave In</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>E = Clock Holdover Stability</th>
<th>H = Environmental</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 = Standard (XO)</td>
<td>See Environmental Specification Table below</td>
</tr>
<tr>
<td>1 = Stratum-3 (TCXO)</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>F = JTAG Virtual Probe</th>
<th>J = Conformal Coating</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 = None</td>
<td>0 = None</td>
</tr>
<tr>
<td>1 = Included</td>
<td>1 = Included</td>
</tr>
<tr>
<td>2 = Humiseal 1B31 Acrylic</td>
<td>2 = Humiseal 1B31 Acrylic</td>
</tr>
</tbody>
</table>

Notes: *GbE with GbE uplink switch is always included regardless of the fabric switch option.*

### Environmental Specification

#### Air Cooled

<table>
<thead>
<tr>
<th>Option H</th>
<th>H = 0</th>
<th>H = 1</th>
<th>H = 2</th>
<th>H = 3</th>
<th>H = 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Temperature</td>
<td>AC1* (0°C to +55°C)</td>
<td>AC3* (-40°C to +70°C)</td>
<td>CC1* (0°C to +55°C)</td>
<td>CC3* (-40°C to +70°C)</td>
<td>CC4* (-40°C to +85°C)</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>C1* (-40°C to +85°C)</td>
<td>C3* (-50°C to +100°C)</td>
<td>C1* (-40°C to +85°C)</td>
<td>C3* (-50°C to +100°C)</td>
<td>C3* (-50°C to +100°C)</td>
</tr>
<tr>
<td>Operating Vibration</td>
<td>V2* (0.04 g²/Hz max)</td>
<td>V2* (0.04 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
</tr>
<tr>
<td>Storage Vibration</td>
<td>OS1* (20g)</td>
<td>OS1* (20g)</td>
<td>OS2* (40g)</td>
<td>OS2* (40g)</td>
<td>OS2* (40g)</td>
</tr>
<tr>
<td>Humidity</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
</tr>
</tbody>
</table>

#### Conduction Cooled

<table>
<thead>
<tr>
<th>Option H</th>
<th>H = 0</th>
<th>H = 1</th>
<th>H = 2</th>
<th>H = 3</th>
<th>H = 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Temperature</td>
<td>AC1* (0°C to +55°C)</td>
<td>AC3* (-40°C to +70°C)</td>
<td>CC1* (0°C to +55°C)</td>
<td>CC3* (-40°C to +70°C)</td>
<td>CC4* (-40°C to +85°C)</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>C1* (-40°C to +85°C)</td>
<td>C3* (-50°C to +100°C)</td>
<td>C1* (-40°C to +85°C)</td>
<td>C3* (-50°C to +100°C)</td>
<td>C3* (-50°C to +100°C)</td>
</tr>
<tr>
<td>Operating Vibration</td>
<td>V2* (0.04 g²/Hz max)</td>
<td>V2* (0.04 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
<td>V3* (0.1 g²/Hz max)</td>
</tr>
<tr>
<td>Storage Vibration</td>
<td>OS1* (20g)</td>
<td>OS1* (20g)</td>
<td>OS2* (40g)</td>
<td>OS2* (40g)</td>
<td>OS2* (40g)</td>
</tr>
<tr>
<td>Humidity</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
<td>95% non-condensing</td>
</tr>
</tbody>
</table>

* Nomenclature per ANSI/VITA 47. Contact local sales office for conduction cooled (H = 2, 3, 4).
Related Products

**VPX516**
- 3U FPGA carrier for FPGA Mezzanine Card (FMC) per VITA 46 and VITA 57
- Xilinx Virtex-7 690T FPGA in FFG-1761 package
- High-performance clock jitter cleaner

**VPX518**
- 3U FPGA carrier for FMC per VITA 46 and VITA 57
- Xilinx Zynq-7000 FPGA in FFG-900 package (XC7Z100 or XC7Z045)
- High-performance clock jitter cleaner

**VPX599**
- 3U FPGA Dual DAC and dual ADC per VITA 46
- Xilinx Kintex UltraScale™ XCKU115 FPGA
- Dual ADC @ 6.4GSPS 12-bits